# \*\*Quick Start\*\*

Thank you for choosing professional and high-quality products.

#### \*\*Overview\*\*

The B210/B220mini primarily utilizes the A7 series FPGA to replace the S6 series, enhancing performance and reducing power consumption while optimizing the PCB design to reduce volume. It combines the advantages of B210 and B205mini, with a software interface fully compatible with UHD<sup>1</sup>.

- Maximum bandwidth of 56MHz, with a sampling rate of 61.44MHz
- USB3.0 interface, backward compatible with USB2.0 interface
- Adopts XC7A200T/XC7A100T for more advanced chip technology and resources
- Features a Type-C interface
- Supports PPS/10MHz synchronization
- Fully compatible with UHD interface
- Tested and fully supports UHD, Matlab/Simulink, Labview, SDRangel, Gnuradio, OAI, DroneSecurity





\*\*Figure 1 B210min PCBA and Housing Display\*\*



\*\*Figure 2 Block Diagram\*\*

1. You will need to replace the FPGA configuration bin file.

(The FPGAs for B210mini and B220mini are not compatible; please replace them with different FPGA files for each.)

## port





Figure 3 Interface Definition Diagram

Table 1 Interface, Indicator, Button Function Table

| Туре      | Name             | Function                      | Note                                                                                 |
|-----------|------------------|-------------------------------|--------------------------------------------------------------------------------------|
| Interface | USB3.0 interface | Communication                 | Backward                                                                             |
|           |                  | interface with the            | compatible with                                                                      |
|           |                  | computer                      | USB2.0, it is                                                                        |
|           |                  |                               | recommended to                                                                       |
|           |                  |                               | use a USB3.0 or                                                                      |
|           |                  |                               | higher interface                                                                     |
|           |                  |                               | to ensure                                                                            |
|           |                  |                               | sufficient current                                                                   |
|           |                  |                               | for the PA                                                                           |
|           | REF Interface    | 10M or PPS Input<br>Interface | 10M or PPS will be automatically recognized, and the indicator will show 10M or PPS. |
|           |                  |                               | 10M can lock the local clock, and PPS can lock the local PPS and clock               |

|           |                | Troposit and Dece    | This port can      |
|-----------|----------------|----------------------|--------------------|
|           | TDVA           | Transmit and Receive | This port can      |
|           | TRXA port      | Interface A          | operate in receive |
|           |                |                      | or transmit mode   |
|           | RXA port       | Receive Port A       | Receive mode       |
|           | TRXB port      | Transmit and         | This port can      |
|           |                | Receive Interface    | operate in receive |
|           |                | В                    | or transmit mode   |
|           | RXB port       | Receive Port B       | Receive mode       |
|           |                | FX3 and FPGA JTAG    | For FX3 firmware   |
|           | JTAG           |                      | and FPGA           |
|           |                |                      | debugging          |
|           | GPIO           | GPIO pins            |                    |
|           |                | Power,               | Green -> Power     |
|           |                | configuration,       | normal (This       |
|           |                | clock indicator      | indicator light    |
|           |                |                      | means that all     |
|           |                |                      | power rails inside |
|           |                |                      | the board are      |
|           |                |                      | powered, and all   |
|           | . == 0         |                      | power rails        |
|           | LED0 Indicator |                      | provide PG         |
| Indicator |                |                      | detection)         |
|           |                |                      | Red -> FPGA is     |
|           |                |                      | correctly          |
|           |                |                      | configured with    |
|           |                |                      | bit file<br>Blue   |
|           |                |                      | -> Current         |
|           |                |                      | reference is 10M   |
|           | LED1 Indicator | PPS, clock lock      | Green -> Green is  |
|           |                | work indicator       |                    |
|           |                |                      | the internal PPS   |
|           |                |                      | pulse indicator,   |

|  |                |                     | when an external   |
|--|----------------|---------------------|--------------------|
|  |                |                     | PPS input, this    |
|  |                |                     | PPS and external   |
|  |                |                     | synchronization    |
|  |                |                     | Blue ->            |
|  |                |                     | Frequency lock     |
|  |                |                     | signal             |
|  | LED2 Indicator | TRXA work indicator | Red -> The port is |
|  |                |                     | currently working  |
|  |                |                     | in the             |
|  |                |                     | transmission state |
|  |                |                     | Green ->           |
|  |                |                     | The port is        |
|  |                |                     | currently working  |
|  |                |                     | in the reception   |
|  |                |                     | state              |
|  | LED3 Indicator | RXA work indicator  | Green -> The port  |
|  |                |                     | is currently       |
|  |                |                     | working in the     |
|  |                |                     | reception state    |
|  | LED4 Indicator | TRXB work indicator | Red -> The port is |
|  |                | indicator           | currently working  |
|  |                |                     | in the             |
|  |                |                     | transmission state |
|  |                |                     | Green ->           |
|  |                |                     | The port is        |
|  |                |                     | currently working  |
|  |                |                     | in the reception   |
|  |                |                     | state              |
|  | LED5 Indicator | RXB work indicator  | Green -> The port  |
|  |                |                     | is currently       |
|  |                |                     |                    |

|        |            |              | working in the      |
|--------|------------|--------------|---------------------|
|        |            |              | reception state     |
| Button | RST Button | System reset | Pressing will reset |
|        |            | button       | the system          |

### \*\*Start Using\*\*

Currently, after testing, it can support the following software ecosystems:

- UHD
- GNURADIO
- SDRAngel (open-source SDR software)
- OpenAirInterface (open-source 5G protocol stack)
- MATLAB/Simulink
- DroneSecurity (DJI drone DroneID detection software)
- gnss-sdr
- Labview

- . . .

The B210/B220mini uses the UHD interface to support a rich software ecosystem. No matter what system or software environment you are in, the only thing you need to do is replace the original S6 FPGA configuration file with the FPGA configuration file we provide.

It should be noted that there is a certain matching relationship between the version number of the UHD driver's FX3 firmware and the FPGA. If you encounter a prompt that the firmware version and the FPGA version do not match, please contact me to customize a lower version FPGA configuration file for you. The mainstream and latest versions do not have this problem, and you can also update your UHD driver to a higher version before using it.

\*\*Linux UHD Driver Installation and bin File Replacement\*\*

For first-time users, it is recommended to use the package manager and use the PATCH script to replace the bin file directly.

The steps to install UHD on Ubuntu 20.04 are as follows:

- Open the terminal.
- Add the UHD PPA (Personal Package Archive): `sudo add-apt-repository -y ppa:ettusresearch/uhd`
- Update the list of software packages: `sudo apt update`
- Install the UHD software package: `sudo apt install -y libuhd-dev uhd-host`
- Install UHD firmware: `sudo uhd\_images\_downloader`
- Copy the provided patch folder to any directory.
- Use the patch.sh script in the folder to update the local FPGA configuration file (you need to add execution permissions and run with sudo permissions `chmod +x patch.sh` `sudo ./patch.sh`)
- Verify whether UHD is correctly installed: `uhd\_find\_devices`

After installation, you can test whether the installation is successful by entering `uhd\_find\_devices` in the terminal.

For some versions of GNURADIO, the UHD driver is provided independently, not using the system UHD driver. The python-uhd is also an independent driver. If you encounter a situation where the FPGA cannot be configured after configuring the driver and running the application, run the patch.sh script again.

#### \*\*Windows Installation\*\*

To maximize the performance of the B2x0mini series, it is recommended to use a native Linux system. Due to the performance issue of Libusb in Windows, the performance is only half of that in Linux. The performance in a virtual machine is the same as the host.

The approach in Windows is the same. Before installation and operation, use the bin file provided in the Windows folder to replace the corresponding `usrp\_b210\_fpga.bin` in the directory.

You also need to replace it for each tool independently in Windows!

#### \*\*NI Software Path\*\*

`C:\Program Files (x86)\National Instruments\NI-USRP\images`



\*\*Figure 4 NI USRP bin file directory\*\*

After replacement, use the UHD tool under the utilities of NI's `C:\Program Files (x86)\National Instruments\NI-USRP\utilities` to verify.

```
Mindows PowerShell

Copyright (C) Microsoft Corporation. All rights reserved.

Install the latest PowerShell for new features and improvements! https://aka.ms/PSWindows

PS C:\Program Files (x86)\National Instruments\WI-USBP\utilities> \understand \understan
```

\*\*Figure 5 uhd\_usrp\_probe\*\*



\*\*Figure 6 NI-USRP ConfigurationUtility\*\*



\*\*Figure 7 NI-USRP utilities\*\*

#### \*\*MATLAB\*\*

Before testing in MATLAB, do not connect the device. The first time, because you need to install the Winusb driver, connecting the device will be stuck. Connect the hardware in the test interface, and replace the bin file before testing.

The XC7A200T has a larger logic scale and requires a longer time for configuration, please be patient.



\*\*Figure 8 MATLAB usrp toolbox\*\*

## Toolbox path:

`C:\ProgramData\MATLAB\SupportPackages\R2023b\3P.instrset\uhdimage.instrset\uhdimages\_4.2.0.0` (This path is hidden)



\*\*Figure 9 MATLAB toolbox replacement path\*\*

#### \*\*UHD Driver\*\*



\*\*Figure 10 UHD driver replacement bin file path\*\*

---

Please note that this translation is provided as a text response and does not include the figures mentioned in the document. If you need the translation in a Word document, you can copy and paste the text into a Word document manually.